# Pad Ring and Floor Planning - The core of the chip (made up of one or more top level blocks) is surrounded by a ring of pads. - The design of the blocks and the arrangement of blocks and pads can significantly affect the overall chip area (and hence the cost/yield). ## Pad Ring **Pad Limited:** small core and/or many pads minimum pad to pad distance – gaps around core **Core Limited:** large core and/or few pads gaps between pads<sup>1</sup> <sup>&</sup>lt;sup>1</sup>these gaps will be filled with special filler cells ### Floor Planning - Re-arrange and re-orient blocks to: - create a minimum number of major routing channels<sup>2</sup> - reduce block to block and block to pad routing At top of the hierarchy, chips should be near square, other constraints exist at lower levels. $<sup>^2</sup>$ for multi layer metal processes ( $\approx 5$ metal layers or more) it should be possible to route over the blocks allowing closer placement # Block Design for easy Floor Planning • Block shape Where blocks share a common width, efficient placement is much easier. Block ports If possible arrange the ports on a block for ease of routing to pads and other blocks. ## Floor Planning for Standard Cell Layout #### Automatic layout: - Flatten hierarchy. - Placement is controlled by algorithms designed to minmize routing. - Aspect ratio easy to control, also control number of columns and rows. #### Manual layout: - Placement based on layout hierarchy (essential for managing complexity). - Aspect ratio and port position must be considered early as there is seldom time for iteration. ### Global Routing Route critical signals first. - Buffer global and time critical signals. - Clock distribution should be arranged to avoid skew across the chip<sup>3</sup>. <sup>&</sup>lt;sup>3</sup>buffering may actually increase delays while reducing skew # FCDE – Pad Ring and Floor Planning - Pad ring pre-defined<sup>a</sup> - Two blocks in core - Bitslice Datapath - Synthesized Control - Clock distribution built in to cell library Datapath will be designed and placed to permit easy wiring of Data\_in and Data\_out buses to right hand pads, instruction register signals to control unit and control signals from control unit. <sup>&</sup>lt;sup>a</sup>design blocks to reduce routing since pads can't be moved ### FCDE – OnSemi $0.35 \mu m$ CMOS Pads - Large buffers on output pads allow for drive of very large external loads. - Separate "dirty power" supply pads are provided for the main pad drive transistors to reduce switching noise in the core. - Bi-directional pads require three connections to the core.