#### Control - Memory BusEnable\_MDR, Enable\_Op, OE, Load\_IR, WR. - Register O/P BusEnable\_ACC, Enable\_X, Enable\_S, Enable\_PC. - Register I/P BusLoad\_ACC, Load\_X, Load\_S, Load\_PC, Load\_MAR, Load\_MDR. - ALU F0-F5 (ALU\_function), Multiword, Plus\_1, Arithmetic\_Shift. Update\_C, Update\_V, Update\_N, Update\_Z. #### Feedback Condition CodesC, V, N, Z. # **Instruction Set Summary** ### • Arithmetic Instructions | | Inherent | Immediate | Direct | Indirect | Indexed | Indexed<br>Indirect | Stack<br>(pull) | |------------------------------------------------------------------------------------------------------|----------|-----------|---------|----------|---------|---------------------|-----------------| | | #3 +w | #3 +w | #4 + 2w | #5 +3w | #4 +2w | #5 +3w | #5 +2w | | CLR<br>INC<br>DEC<br>NEG<br>COM<br>LSR<br>AOD<br>LSR<br>AOD<br>SUB<br>ADC<br>SBC<br>AND<br>OR<br>EOR | | • | | | • | • | • | # **Instruction Set Summary** • Load Register from Memory | | Immediate | Direct | Indirect | Indexed | Indexed<br>Indirect | Stack<br>(pull) | |-----|-----------|---------|----------|---------|---------------------|-----------------| | | #3 +w | #4 + 2w | #5 +3w | #4 + 2w | #5 +3w | #5 +2w | | LDA | • | • | • | • | • | • | | LDX | • | • | • | | | • | | LDS | | • | | | • | | • Store Register to Memory | | Direct | Indirect | Indexed | Indexed<br>Indirect | Stack<br>(push) | |-------------------|--------|----------|---------|---------------------|-----------------| | | #4 +2w | #5 +3w | #4 +2w | #5 +3w | #4 +2w | | STA<br>STX<br>STS | • | • | • | • | • | ## **Instruction Set Summary** • Control Transfer Instructions<sup>1</sup> | | PC<br>Relative | | Direct | | Indirect | | Stack<br>(pull) | |-----------------------------------------------------|----------------|-------|--------|-------|----------|--------|-----------------| | | #3 +w | #5+2w | #3 +w | #5+2w | #4 +2w | #6 +3w | #5 +2w | | BRA BRN BCC BVS BVS BEQ BNE BLT BGE BSR JMP JSR RTS | | • | • | • | • | • | | <sup>&</sup>lt;sup>1</sup>note that the BSR & JSR are identical to the BRA & JMP instructions except that BSR & JSR store the old PC value on the stack for later retrieval by RTS. #### Complexity Consider the complexity for an implementation using synchronous memory<sup>2</sup>: - 28 Control signals - 4 Feedback signals - 8-bit State (201 States) - 7-bit Opcode (97 Operation Codes) - - 39 Instructions - - 9 Addressing Modes Combinational logic has 19 (4+7+8) inputs and 36 (28+8) outputs. $<sup>^{2}</sup>ME = \overline{CLK}$ hence no wait states #### Options - Hardwired Logic Computer assisted formal methods for random logic Large & complex - PLA More compact Size limited even this problem is too big for a single PLA - Microcode Simple implementation of complex control task Control is reduced to a software problem #### • Microcode #### • Microcode Instructions - a new microinstruction is executed every cycle - each instruction contains all the control signals required during a particular clock cycle - the signals are usually arranged into fields according to function #### • Microcode Execution Operation code maybe simply a microcode address. In each cycle the Microinstruction Program Counter may be loaded with one of the following: - $-\mu$ PC + 1 execute next microinstruction (default) - Opcode begin execution of next macroinstruction after instruction fetch - Jump Address jump to another section of microcode may be dependent on ALU feedback ### Field Encoding Even for this simple example we have a very wide microinstruction. To reduce the size of the microcode memory it is usual to encode the microinstruction fields. Since only one register may drive the Register O/P bus we can encode the field from four bits down to two<sup>3</sup>: | Encode | ed Field | | |--------|----------|------------| | 0 | 0 | Enable_ACC | | 0 | 1 | Enable_X | | 1 | 0 | Enable_S | | 1 | 1 | Enable_PC | <sup>&</sup>lt;sup>3</sup>although the microcode memory is now smaller we will need some form of additional decoding #### • Two Level Microcode Many microinstructions will have the same control signals. With a two level microcode/nanocode system we can merge such instructions. - Microcode - - large number of narrow microinstructions - - controls sequence of microinstructions - - controls selection of nanoinstructions - Nanocode - - small number of wide nanoinstructions - - provides control to other units ### • Nanocode System To simplify the control unit for use in high clock rate modern microprocessors we can first separate the tasks of sequencing and decoding: Here the sequencer merely keeps track of instruction execution. - The majority of the controller state is in the instruction register. - Careful choice of opcodes can significantly reduce decoder complexity<sup>4</sup>. #### Macroinstruction fields Division of the instruction into fields will simplify the decoder and sequencer at the expense of a less efficient instruction coding. The best results are obtained for RISC style architectures. <sup>&</sup>lt;sup>4</sup>choice of opcodes is now a problem in state allocation. # Typical RISC - Register register architecture - Few instructions - Very few addressing modes The processor described here is based on a subset of the SPARC specification<sup>5</sup>. <sup>&</sup>lt;sup>5</sup>note that SPARC is not an architecture only a specification based around a complete instruction set The ALU supports a small number of functions based on only five control signals. A separate barrel shifter supports three simple shift instructions. #### **ALU** instructions | F1:F | 0 | | | | |----------------------------------|------------------------------------|-----------------|---------------|-----------------| | F4:F3:F2 | 0 0 | 0 1 | 1 0 | 11 | | 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1 | ADD<br>SUB<br>ADDX<br>SUBX | AND<br>ANDN | OR<br>ORN | XOR<br>XNOR | | 1 0 0<br>1 0 1<br>1 1 0<br>1 1 1 | ADDcc<br>SUBcc<br>ADDXcc<br>SUBXcc | ANDCC<br>ANDNCC | ORCC<br>ORNCC | XORCC<br>XNORCC | Shift instructions SLL SRL SRA • All ALU and shift instructions take two operands (either two registers or one register and one immediate) and return a single register result. SUBX R3,R7,R5 $$R5' \leftarrow R3 - R7 - C$$ ADD R4,5,R1 $$R1' \leftarrow R4 + 5$$ – for special cases we have a pseudo register, R0, which always contains zero. SUB R0, R2, R2 $$R2' \leftarrow -R2$$ - we may even execute an instruction merely for its side effects SUBcc R5,201,R0 #### **Instruction Format** • Arithmetic and logic instructions contain all the relevant fields for register selection and ALU control. The decoder is responsible for enabling these fields during the correct cycle. #### Variable Instruction Format The use of variable fields allows us to specify more information within a limited instruction width<sup>6</sup>. For simplicity the signed immediate may only be used on the s2 bus. <sup>&</sup>lt;sup>6</sup>note that the **rs2** field is not always present but when present it is always in the same place. • Shift instructions are indicated by a different function code. The decoder will use a part of the function code in order to select which functional unit drives the destination bus. • Load and store instructions use similar instruction formats. LD [R3+R7],R5 $$MAR' \leftarrow R3 + R7$$ $$R5' \leftarrow mem(MAR)$$ ST R1,[R4+5] $$MAR' \leftarrow R4 + 5$$ $$mem(MAR)' \leftarrow R1$$ • Control Transfer instructions. Since instructions are word aligned, any location within the 4 GByte address space may be accessed via the CALL instruction<sup>7</sup>. CALL label $$R15' \leftarrow PC$$ $PC' \leftarrow PC + (disp30 * 4)$ $<sup>^{7}</sup>$ A price is paid for this facility – R15 is fixed as the register storing the return address • Control Transfer instructions. The conditional branch instructions have a shorter range since they need eight bits to specify the branch condition and the annul<sup>8</sup> status. BNE *label* If $$(Z=0)$$ then $PC' \leftarrow PC + (disp22*4)$ <sup>&</sup>lt;sup>8</sup>not documented here • Control Transfer instructions. This instruction allows a register indirect jump. Since it saves the old program counter it may be used to jump to or return from a subroutine. JMPL rs1+rs2,rd $$rd' \leftarrow PC$$ $$PC' \leftarrow rs1 + rs2$$ The documentation given here for control transfer instructions has omitted any mention of the pipelining and register window features of the SPARC specification. The resulting description is self consistent but inaccurate. • Using an ADD instruction we can set the value of a register in the range -4096 to $+4095^9$ . ADD R0, simm13, rd $$rd' \leftarrow simm13$$ • The SETHI instruction enables the setting of the more significant register bits. <sup>&</sup>lt;sup>9</sup>note that the signed immediate is sign extended before placement on the **s2** bus • Manipulation of immediate and displacement values: